Releases: pulp-platform/mempool
Releases · pulp-platform/mempool
v0.6.0
Added
- Add a DMA
- Add pv.pack.h xpulpv2 instruction
- Add a script to generate random data to preload the L2 memory
- Add stack overflow simulator warning using dedicated CSR
Fixed
- Measure the
wfistalls and stalls caused byopcproperly - Fix the allocator initialization
- After building GCC, copy
riscv.ldrequired for cMake to install folder - Disable GCC tree-loop-distribute-patterns optimizations causing stack overflows
- Disable problematic GCC
memsetandmemcpybuilt-in functions
Changed
- Increase the default AXI width to 512 for MemPool and TeraPool
- Register all control signals at hierarchy boundaries
- Upgrade to LLVM 14
- Support multiple outstanding wake-up calls in Snitch
- Clean out tracing script and improve the traces' size and checks
- Replace NUM_CORES and similar macros with function calls in software
- Fix CI runner to Ubuntu 20.04 and Python to version 3.8
v0.5.0
Added
- Add Halide runtime and build scripts for applications
- Add Halide example applications (2D convolution & matrix multiplication)
- Add CI workflow for MemPool with 256 cores
- Add hierarchical AXI interconnect to the
mempool_group - Integrate a
traffic_generatorinto the tile - Add a trace visualization script
tracevis.py - Add
configflag to set specific MemPool flavor, eitherminpoolormempool - Add bypass channels through the groups for the northeast intergroup connection
- Add capability to quickly write a value via a CSR
- Support for simulation with VCS through the
simvcsandsimcvcsMakefile targets - Add Load Reserved and Store Conditional from "A" standard extension of RISC-V to the TCDM adapter
- Add the
terapoolconfiguration - Add read-only caches to the hierarchical AXI interconnect
- Add a
memcpybenchmark - Add a systolic configuration including runtime support and a matmul application
- Add
axpykernel - Add Spyglass linting scripts
- Add an OpenMP runtime and example applications
Fixed
- Avoid the elaboration of SVA assertions on the
reorder_buffermodule - Fix the elaboration of constant signal with an initial value in the
mempool_systemmodule - Specify Halide's library path while installing
- Fix the waves scripts to match the new hierarchy names
- Increase pending queue in icache
- Make serial lookup in icache stallable
- Generalize MemPool to have any number of groups, configured through the
num_groupsparameter - Kernel
conv_2dwill not preload unused values anymore
Changed
- Compile verilator and the verilated model with Clang, for a faster compilation time
- Update BibTeX reference to the MemPool DATE paper
- Rewrite the
traffic_generatorwith DPI calls - Replace group's butterflies with logarithmic interconnects
- Do not strip the binaries of debug symbols
- Remove tile's north/east TCDM connection shuffling from the groups
- Remove the reset synchronizer from the
mempool_cluster - Changed LSU from in-order memory responses to out-of-order memory responses
- Remove the
reorder_bufferfrom thetcdm_shim - Register wake-up signals and use
wfifor barriers - Bump the dependencies to the latest version (
common_cells,register_interface,axi,tech_cells_generic) - Use the latest version of Modelsim by default
- Consistently print Verilator's simulation time in decimal
- Add a timeout to CI stages that could run indefinitely on errors
- Deprecate
patch-hwand replace it with theupdate-depsMakefile target, which updates and patches the dependencies. - Bump bender to
v0.23.2 - Bump verilator to
v4.218 - Make the L2 memory mutli-banked
- Improve parsing speed of tracevis by caching the
addr2linecalls - Replace
/toolchain/riscv-opcodesby submodule - Change
make update_opcodesto fit with new submodule structure ofriscv-opcodes - Update CI to work with new submodule structure of
riscv-opcodes - Disable
rvvextension forriscv-isa-sim - Issue write responses to Snitch for the TCDM and AXI interconnect
- Bump axi to
v0.36.0 - Run simulations at 500MHz by default
v0.4.0
Added
- Capability to enable and disable the traces with a CSR
- CPU model for MemPool in GCC to enable correct instruction scheduling
- Added GitHub CI flow
Changed
- Allow atomic extension to be enabled in GCC
- Replace atomic library with the corresponding builtins
- Compile all applications in the CI instead of only the ones executed
- Move Halide applications to their own directory
- Move linting scripts to
scriptsfolder - Move flat hardware dependencies to submodules
- Updated LLVM to version 12
- Updated Halide to version 12
- Run unit tests with Verilator
- Rename
mempoolmempool_cluster - Restructure software folder
Fixed
- Stall cycle counting in the trace no longer misses stalls
- Remove unwanted latches in instruction cache
- Boot ROM address offset depends on the data width of the ROM
v0.3.0
Added
- Toolchain and hardware support for Xpulp instructions:
- Post-incrementing and register-register loads and stores (
pv.lb[u],pv.lh[u],pv.lw) - 32-bit multiply-accumulate instructions (
pv.mac,pv.msu) - Arithmetic SIMD instructions (
pv.{add, sub, abs, avg, avgu, min, minu, max, maxu, srl, sra, sll, or, xor, and, dotsp, dotup, dotusp, sdotsp, sdotup, sdotusp}.{h, b} - Sub-word manipulation SIMD instructions (
pv.{extract, extractu, insert, shuffle2}.{h, b})
- Post-incrementing and register-register loads and stores (
Fixed
- Disable the branch prediction if there are multiple early-hits
- Align end of
.textsection with the instruction cache - Observe the code style guidelines in the matrix multiplication and convolution kernels
Changed
- Clean-up the pedantic compilation warnings of the matrix multiplication and convolution kernels
v0.2.0
Added
- Assertion checking that Snitch's instruction interface is stable during stalls
Changed
- Update
axidependency to 0.27.1 - Change I$ policy to avoid evicting the cache-line currently in use
- Make the L0 cache's data latch-based and double its size
- Make the L1 cache's tag latch-based
- Serialize the L1 lookup
Fixed
- Add a workaround for a Modelsim 2019 bug in the
axi_demux - Keep clang-format from reformatting the
apps/common/riscv_test.hassembly header file
v0.1.0
Initial release